# **MPM3610** 21V Input, 1.2A Module **Synchronous Step-Down Converter** with Integrated Inductor #### DESCRIPTION The MPM3610 is a synchronous, rectified, stepdown converter module with built-in power MOSFETs, inductor, and two capacitors. It offers a compact solution with only 5 external components to achieve a 1.2A continuous output current with excellent load and line regulation over a wide input-supply range. The MPM3610 operates at a 2MHz switching frequency, which provides fast load transient response. An external AAM pin provides selectable power-save mode and forced PWM mode. Full protection features include over-current protection (OCP) and thermal shutdown (TSD). MPM3610 eliminates design and manufacturing risks while dramatically improving time-tomarket. The MPM3610 is available in a space-saving QFN-20 (3mmx5mmx1.6mm) package. #### **FEATURES** - 4.5V to 21V Operating Input Range - 1.2A Continuous Load Current - 200µA Low Quiescent Current - $90m\Omega/40m\Omega$ Low $R_{DS(ON)}$ Internal Power **MOSFETs** - Integrated Inductor - Integrated VCC and Bootstrap Capacitors - External AAM for Power-Save Mode **Programming** - **OCP** with Hiccup - Thermal Shutdown - Output Adjustable from 0.8V - Available in a QFN-20 (3mmx5mmx1.6mm) Package - Total Solution Size 6.7mmx6.3mm #### **APPLICATIONS** - Industrial Controls - Medical and Imaging Equipment - Telecom and Networking Applications - LDO Replacement - Space and Resource-Limited Applications All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under "Quality Assurance". "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION #### Efficiency vs. Load Current #### ORDERING INFORMATION | Part Number* | Package | Top Marking | | | |--------------|---------------------------|-------------|--|--| | MPM3610GQV | QFN-20<br>(3mmx5mmx1.6mm) | See Below | | | <sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPM3610GQV–Z) #### **TOP MARKING** MPYW 3610 LLL М MP: MPS prefix: Y: year code; W: week code: 3610: first four digits of the part number; LLL: lot number; M: module ## **PACKAGE REFERENCE** | <b>ABSOLUTE MAXIMUM</b> | RATINGS (1) | |---------------------------------------------|---------------------------------------------| | V <sub>IN</sub> | 0.3V to 28V | | V <sub>SW</sub> | | | -0.3V (-5V for <10ns) to 28V | , | | $V_{BST}$ | V <sub>SW</sub> +6V | | All Other Pins | 0.3V to 6V (2) | | Continuous Power Dissipation ( | $T_A = +25^{\circ}C)^{(3)}$ | | | 2.7W | | Junction Temperature | | | Lead Temperature | 260°C | | Storage Temperature | 65°C to 150°C | | Recommended Operating ( | Conditions <sup>(4)</sup> | | Supply Voltage V <sub>IN</sub> | 4.5V to 21V | | Output Voltage V <sub>OUT</sub> 0. | 8V to V <sub>IN</sub> *D <sub>MAX</sub> (5) | | Operating Junction Temp. (T <sub>1</sub> ). | -40°C to +125°C | **Thermal Resistance** (6) **θ**<sub>JA</sub> **θ**<sub>JC</sub> QFN-20 (3mmx5mmx1.6mm) .46 ..... 10... °C/W #### Notes: - 1) Exceeding these ratings may damage the device. - For additional details on EN pin's ABS MAX rating, please refer to the "Enable Control" section on page 14. - 3) The maximum power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will produce an excessive die temperature, causing the converter to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 5) In practical design, the minimum V<sub>OUT</sub> is limited by the minimum on-time. To allow a margin, a 50ns on-time is recommended for calculating. To set the output voltage above 5.5V, please refer to the application information on page 17. - 6) Measured on JESD51-7, 4-layer PCB. 1/7/2015 ### **ELECTRICAL CHARACTERISTICS** Vin=12V, T<sub>J</sub>=-40°C to +125°C<sup>(7)</sup>, typical value is tested at T<sub>J</sub>=+25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------|----------------------|-----------------------------------------------|------|------|------|-----------------| | Supply Current (Shutdown) | I <sub>IN</sub> | V <sub>EN</sub> = 0V, T <sub>J</sub> =+25°C | | | 1 | μA | | Supply Current (Quiescent) | I <sub>q</sub> | V <sub>FB</sub> = 1V, V <sub>AAM</sub> =0.5V | | 0.2 | | mA | | Supply Surrent (Quiescent) | <b>'</b> q | $V_{FB} = 1V, V_{AAM} = 5V$ | | 0.7 | | ША | | HS Switch-On Resistance | HS <sub>RDS-ON</sub> | V <sub>BST-SW</sub> =5V | | 90 | | mΩ | | LS Switch-On Resistance | LS <sub>RDS-ON</sub> | V <sub>CC</sub> =5V | | 40 | | mΩ | | Integrated Inductor Inductance <sup>(8)</sup> | L | | | 1 | | μH | | Inductor DC Resistance | L <sub>DCR</sub> | T <sub>J</sub> =+25°C | 42 | 60 | 80 | mΩ | | Switch Leakage | SW <sub>LKG</sub> | V <sub>EN</sub> = 0V, V <sub>SW</sub> =12V | | | 1 | μA | | Current Limit (8) | I <sub>LIMIT</sub> | Under 40% Duty Cycle | 2.4 | 3 | | Α | | Oscillator Frequency | f <sub>SW</sub> | V <sub>FB</sub> =0.75V, T <sub>J</sub> =+25°C | 1700 | 2000 | 2400 | kHz | | Codinator Frequency | iSW | $V_{FB}$ =0.75V, $T_J$ =-40°C to +125°C | 1500 | 2000 | 2500 | kHz | | Fold-Back Frequency | f <sub>FB</sub> | V <sub>FB</sub> <400mV | | 0.3 | | f <sub>SW</sub> | | Maximum Duty Cycle | D <sub>MAX</sub> | V <sub>FB</sub> =700mV | 80 | 85 | | % | | Minimum On Time <sup>(8)</sup> | T <sub>ON_MIN</sub> | | | 35 | | ns | | Foodback Voltage | \/ | T <sub>J</sub> =+25°C | 786 | 798 | 810 | mV | | Feedback Voltage | $V_{FB}$ | T <sub>J</sub> =-40°C to +125°C | 782 | 798 | 814 | mV | | Feedback Current | I <sub>FB</sub> | V <sub>FB</sub> =820mV | | 10 | 50 | nA | | AAM Source Current | 1 | T <sub>J</sub> =+25°C | 5.6 | 6.2 | 6.8 | μA | | Will Godice Garrent | I <sub>AAM</sub> | T <sub>J</sub> =-40°C to +125°C | 4.3 | 6.2 | 7.9 | μA | | EN Rising Threshold | VEN_RISING | | 1.15 | 1.4 | 1.65 | V | | EN Falling Threshold | VEN_FALLIN | | 1.05 | 1.25 | 1.45 | V | | EN Input Current | len | V <sub>EN</sub> =2V | | 2 | | μA | | VIN Under-Voltage Lockout<br>Threshold—Rising | INUV <sub>Vth</sub> | | 3.65 | 3.9 | 4.15 | V | | VIN Under-Voltage Lockout<br>Threshold—Hysteresis | INUV <sub>HYS</sub> | | | 650 | | mV | | VCC Regulator | V <sub>CC</sub> | | | 4.9 | | V | | VCC Load Regulation | | I <sub>CC</sub> =5mA | | 1.5 | | % | | Soft-Start Time | t <sub>SS</sub> | Vo from 10% to 90% | | 1.5 | | ms | | Thermal Shutdown (8) | | | | 150 | | °C | | Thermal Hysteresis (8) | | | | 20 | | °C | #### Notes: <sup>7)</sup> Not tested in production; guaranteed by over-temperature correlation. <sup>8)</sup> Guaranteed by characterization test. #### TYPICAL CHARACTERISTICS $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C, unless otherwise noted. ## TYPICAL CHARACTERISTICS (continued) ### Line Regulation $V_{IN}$ =5V-21V, $V_{OUT}$ =3.3V # Case Temperature Rise vs. Output Current # Case Temperature Rise vs. Output Current # **Bode Plot** I<sub>OUT</sub> =1.2A 60 #### Maximum V<sub>IN</sub> vs. V<sub>OUT</sub> CASE TEMPERATURE RISE (°C) ## TYPICAL CHARACTERISTICS (continued) $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C, unless otherwise noted. **FB Voltage** Radiatied-EMI # TYPICAL CHARACTERISTICS (continued) $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C, unless otherwise noted. # Radiatied-EMI with RC Snubber #### TYPICAL PERFORMANCE CHARACTERISTICS Performance waveforms are captured from the evaluation board discussed in the Design Example section. $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $C_{OUT}$ =22 $\mu$ F, $T_A$ = 25°C, unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are captured from the evaluation board discussed in the Design Example section. $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, $C_{OUT}$ =22 $\mu$ F, $T_A$ = 25°C, unless otherwise noted. **Short-Circuit Entry** ### **Short-Circuit Recovery** #### **Load Transient Reponse** # **PIN FUNCTIONS** | Package<br>Pin # | Name | Description | |-------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | FB | Feedback. Connect FB to the tap of an external resistor divider from the output to AGND to set the output voltage. To prevent current-limit runaway during a short-circuit fault, the frequency foldback comparator lowers the oscillator frequency when the FB voltage is below 400mV. Place the resistor divider as close as possible to FB. Avoid placing vias on the FB traces. | | 2 | VCC | Internal 4.9V LDO Output. The module integrates a LDO output capacitor, so there is no need to add an external capacitor. | | 3 | AGND | Analog Ground. Reference ground of logic circuit. AGND is connected internally to PGND, so there is no need to add any external connections to PGND. | | 4, 5, 6 | SW | Switch Output. A large copper plane is recommended on pins 4, 5, and 6 to improve thermal performance. | | 7, 8, 9 | OUT | Power Output. Connect load to OUT. An output capacitor is needed. | | 10, 15, 19,<br>20 | NC | No Connection. DO NOT CONNECT. NC must be left floating. | | 11 | BST | Bootstrap. A bootstrap capacitor is integrated internally, so an external connection is not needed. | | 12, 13, 14 | PGND | Power Ground. Reference ground of the power device. PCB layout requires extra care (please see recommended "PCB Layout Guidelines" on page 19). For best results, connect to PGND with copper and vias. | | 16 | IN | Supply Voltage. IN supplies power for the internal MOSFET and regulator. The MPM3610 operates from a +4.5V to +21V input rail. It requires a low ESR and low-inductance capacitor to decouple the input rail. Place the input capacitor very close to IN and connect it with wide PCB traces and multiple vias. | | 17 | EN | Enable. EN=high to enable the module. Leave EN floating or connect it to GND to disable the module. | | 18 | AAM | Advanced Asynchronous Modulation. AAM sources a 6.2µA current from an internal 4.9V supply. Float AAM or drive AAM high (>2.5V) to force the MPM3610 to operate in continuous conduction mode (CCM). If AAM mode is required under light load, connect a resistor to ground to program AAM voltage in the range of 0V to1V. | ## **FUNCTIONAL BLOCK DIAGRAM** Figure 1. Functional Block Diagram #### **OPERATION** The MPM3610 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs, inductor, and two capacitors. It offers a compact solution that achieves a 1.2A continuous output current with excellent load and line regulation over a 4.5V to 21V input-supply range. The MPM3610 has three working modes: advanced asynchronous modulation (AAM), similar to PFM mode, discontinuous conduction mode (DCM), and continuous conduction mode (CCM). The load current increases as the device transitions from AAM mode to DCM to CCM. If AAM is floated or pulled high (>2.5V), the MPM3610 operates in CCM. #### **AAM Control Operation** In a light-load condition, MPM3610 operates in AAM mode (see Figure 2). Connect a resistor from AAM to GND to set $V_{AAM}$ . $V_{COMP}$ is the error-amplifier output, which represents the peak inductor current information. When $V_{COMP}$ is lower than $V_{AAM}$ , the internal clock is blocked. This causes the MPM3610 to skip pulses, achieving the light-load power save. Refer to AN032 for additional details. The internal clock re-sets every time $V_{\text{COMP}}$ exceeds $V_{\text{AAM}}$ . Simultaneously, the high-side MOSFET (HS-FET) turns on and remains on until $V_{\text{ILsense}}$ reaches the value set by $V_{\text{COMP}}$ . Figure 2. Simplified AAM Control Logic ### **DCM Control Operation** The $V_{\text{COMP}}$ ramps up as the output current increases. When its minimum value exceeds $V_{\text{AAM}}$ , the device enters DCM. In this mode the internal 2MHz clock initiates the PWM cycle, the HS-FET turns on and remains on until $V_{\text{ILsense}}$ reaches the value set by $V_{\text{COMP}}$ (after a period of dead time), and then the low-side MOSFET (LS-FET) turns on and remains on until the inductor-current value decreases to zero. The device repeats the same operation in every clock cycle to regulate the output voltage (see Figure 3). Figure 3. DCM Control Operation #### **CCM Control Operation** The device enters CCM from DCM once the inductor current no longer drops to zero in a clock cycle. In CCM, the internal 2MHz clock initiates the PWM cycle, the HS-FET turns on and remains on until $V_{\text{ILsense}}$ reaches the value set by $V_{\text{COMP}}$ (after a period of dead time), and then the LS-FET turns on and remains on until the next clock cycle starts. The device repeats the same operation in every clock cycle to regulate the output voltage. If $V_{\text{ILsense}}$ does not reach the value set by $V_{\text{COMP}}$ within 85% of one PWM period, the HS-FET will be forced off. #### Internal V<sub>cc</sub> Regulator A 4.9V internal regulator powers most of the internal circuitries. This regulator takes $V_{\text{IN}}$ and operates in the full $V_{\text{IN}}$ range. When $V_{\text{IN}}$ exceeds 4.9V, the output of the regulator is in full regulation. If $V_{\text{IN}}$ is less than 4.9V, the output decreases. The device integrates an internal decoupling capacitor, so adding an external VCC output capacitor is unnecessary. #### Error Amplifier (EA) The error amplifier compares the FB voltage to the internal 0.798V reference ( $V_{REF}$ ) and outputs a current proportional to the difference between the two. This output current then charges or discharges the internal compensation network to form the COMP voltage; the COMP voltage controls the power MOSFET current. The optimized, internal compensation network minimizes the external component count and simplifies control loop design. #### **Under-Voltage Lockout (UVLO)** Under-voltage lockout (UVLO) protects the chip from operating at an insufficient input-supply voltage. The MPM3610 UVLO comparator monitors the output voltage of the internal regulator (VCC). The UVLO rising threshold is about 3.9V while its falling threshold is 3.25V. #### **Enable Control (EN)** EN turns the converter on and off. Drive EN high to turn on the converter; drive EN low to turn off the converter. An internal $1M\Omega$ resistor from EN to GND allows EN to be floated to shut down the chip. EN is clamped internally using a 6.5V series-Zener-diode (see Figure 4). Figure 4. 6.5V Zener Diode Connection Connecting EN to a voltage source directly without a pull-up resistor requires limiting the amplitude of the voltage source to ≤6V to prevent damage to the Zener diode. Connecting the EN input through a pull-up resistor to the voltage on the $V_{IN}$ pin limits the EN input current to less than $100\mu$ A. For example, with 12V connected to Vin, $R_{PULLUP} \ge (12V - 6.5V) \div 100 \mu A = 55k\Omega$ . #### Internal Soft-Start (SS) Soft-start prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage (SS) that ramps up from 0V to 4.9V. When SS is lower than $V_{REF}$ (0.798V), the error amplifier uses SS as the reference. When SS is higher than $V_{REF}$ , the error amplifier uses $V_{\text{REF}}$ as the reference. The SS time is set internally to 1.5ms ( $V_{\text{OUT}}$ from 10% to 90%). #### **Pre-Bias Start-Up** The MPM3610 is designed for a monotonic start-up into a pre-biased output voltage. If the output is pre-biased to a certain voltage during start-up, the voltage on the soft-start capacitor is charged. When the soft-start capacitor's voltage exceeds the sensed output voltage at FB, the device turns on the HS-FET and the LS-FET sequentially. Output voltage ramps up following the soft-start slew rate. #### **Over-Current Protection (OCP) and Hiccup** The MPM3610 has a cycle-by-cycle overcurrent limiting control. When the inductor current-peak value exceeds the internal peak current-limit threshold, the HS-FET turns off and the LS-FET turns on, remaining on until the inductor current falls below the internal valley current-limit threshold. The valley current-limit circuit is employed to decrease the operation frequency (after the peak current-limit threshold is triggered). Meanwhile, the output voltage drops until V<sub>FB</sub> is below the under-voltage (UV) threshold (50% below the reference, typically). Once UV is triggered, the MPM3610 enters hiccup mode to re-start the part periodically. This protection mode is useful when the output is dead-shorted to ground and greatly reduces the average short-circuit current to alleviate thermal issues and protect the converter. The MPM3610 exits hiccup mode once the overcurrent condition is removed. #### Thermal Shutdown (TSD) To prevent thermal damage, MPM3610 stops switching when the die temperature exceeds 150°C. As soon as the temperature drops below its lower threshold (130°C, typically), the power supply resumes operation. #### Floating Driver and Bootstrap Charging An internal bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection. The UVLO's rising threshold is 2.2V with a hysteresis of 150mV. The bootstrap capacitor voltage is regulated internally by $V_{\text{IN}}$ through D1, M1, C4, L1, and C2 (see Figure 5). If $(V_{\text{BST}}\text{-}V_{\text{SW}})$ exceeds 5V, U1 regulates M1 to maintain a 5V voltage across C4. Figure 5. Internal Bootstrap Charging Circuit Start-Up and Shutdown If both $V_{\text{IN}}$ and $V_{\text{EN}}$ exceed their respective thresholds, the chip starts up. The reference block starts first, generating stable reference voltage, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries. Three events shut down the chip: $V_{\text{IN}}$ low, $V_{\text{EN}}$ low, and thermal shutdown. During the shutdown procedure, the signaling path is blocked first to avoid any fault triggering. The COMP voltage and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command. #### **Additional RC Snubber Circuit** An additional RC snubber circuit can be chosen to clamp the voltage spike and damp the ringing voltage for better EMI performance. The power dissipation of the RC snubber circuit is estimated by the formula below: $$P_{\text{Loss}} = f_{\text{S}} \times C_{\text{S}} \times V_{\text{IN}}^{2}$$ Where $f_S$ is the switching frequency, $C_s$ is the snubber capacitor, and $V_{IN}$ is the input voltage. For improved efficiency, the value of $C_S$ should not be set too high. Generally, a $5.6\Omega$ R<sub>S</sub> and a 330pF C<sub>S</sub> are recommended to generate the RC snubber circuit (see Figure 6). Figure 6. Additional RC Snubber Circuit #### **APPLICATION INFORMATION** #### **Setting the Output Voltage** The external resistor divider sets the output voltage (see "Typical Application" on page 1). Choose R1 (refer to Table 1); R2 is then given by: $$R2 = \frac{R1}{\frac{V_{OUT}}{0.798V} - 1}$$ Figure 7. Feedback Network See Table 1 and Figure 7 for the feedback network and a list of recommended feedback network parameters for common output voltages. **Table 1. Recommended Parameters for Common Output Voltages** | Small Solution Size(C <sub>IN</sub> =10μF,<br>C <sub>OUT</sub> =22μF/0805/16V) | | | | | | | | | | ple(C <sub>IN</sub> = <sup>-</sup><br>IF/0805/1 | | | |--------------------------------------------------------------------------------|----------------------|--------------------------|------------|------------|----------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|------------|------------|----------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------| | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | R <sub>AAM</sub><br>(kΩ) | R1<br>(kΩ) | R2<br>(kΩ) | V <sub>OUT</sub><br>PFM<br>Ripple<br>(mV) <sup>(9)</sup> | V <sub>OUT</sub><br>PWM<br>Ripple<br>(mV) <sup>(10)</sup> | Load<br>Transient<br>(mV) <sup>(11)</sup> | R1<br>(kΩ) | R2<br>(kΩ) | V <sub>OUT</sub><br>PFM<br>Ripple<br>(mV) <sup>(9)</sup> | V <sub>OUT</sub><br>PWM<br>Ripple<br>(mV) <sup>(10)</sup> | Load<br>Transient<br>(mV) <sup>(11)</sup> | | | 5 | 30 | 100 | 19.1 | 49 | 17.6 | 89 | 40.2 | 7.68 | 18.6 | 9.4 | 56 | | 21 | 3.3 | 22.6 | 102 | 32.4 | 53 | 12.4 | 64 | 62 | 19.6 | 21 | 7 | 45 | | | 2.5 | 14.7 | 120 | 56.2 | 42.6 | 10 | 57 | 62 | 29.4 | 21.6 | 5.2 | 34 | | | 5 | 33 | 100 | 19.1 | 44.2 | 16.4 | 91 | 40.2 | 7.68 | 18 | 8.8 | 58 | | 19 | 3.3 | 25.5 | 102 | 32.4 | 49 | 11.4 | 67 | 62 | 19.6 | 19.2 | 6.6 | 46 | | | 2.5 | 20 | 120 | 56.2 | 51.2 | 9.8 | 58 | 62 | 29.4 | 24.4 | 5 | 36 | | | 5 | 41.2 | 100 | 19.1 | 45.2 | 15.6 | 92 | 40.2 | 7.68 | 17.8 | 7.8 | 59 | | 16 | 3.3 | 30 | 102 | 32.4 | 42.2 | 10.6 | 69 | 62 | 19.6 | 15.8 | 6 | 49 | | 10 | 2.5 | 24.3 | 120 | 56.2 | 52.6 | 9.6 | 62 | 62 | 29.4 | 21.8 | 4.8 | 39 | | | 1.8 | 14.7 | 120 | 95.3 | 40.2 | 8.6 | 49 | 75 | 59 | 19.8 | 4 | 34 | | | 5 | 46.4 | 100 | 19.1 | 34 | 14.8 | 92 | 40.2 | 7.68 | 17.6 | 7.4 | 60 | | | 3.3 | 33 | 102 | 32.4 | 35.4 | 10.2 | 71 | 40.2 | 12.7 | 13.8 | 5.6 | 41 | | 14 | 2.5 | 28 | 102 | 47.5 | 43.8 | 9.4 | 59 | 62 | 29.4 | 21.6 | 4.6 | 42 | | | 1.8 | 21 | 120 | 95.3 | 46.6 | 8.4 | 53 | 75 | 59 | 22 | 4.2 | 36 | | | 1.5 <sup>(12)</sup> | 16.9 | 158 | 180 | 44 | 7.2 | 56 | 100 | 113 | 21.2 | 3.6 | 38 | | | 5 | 53.6 | 100 | 19.1 | 49.8 | 13.8 | 93 | 34 | 6.49 | 14.2 | 6.4 | 57 | | | 3.3 | 39 | 75 | 24 | 27.4 | 9.4 | 61 | 40.2 | 12.7 | 14 | 5.2 | 40 | | 12 | 2.5 | 32.4 | 102 | 47.5 | 35.8 | 9 | 62 | 62 | 29.4 | 18 | 4.4 | 44 | | 12 | 1.8 | 25.5 | 102 | 82 | 39.4 | 7.8 | 50 | 75 | 59 | 20.2 | 4 | 39 | | | 1.5 <sup>(12)</sup> | 20 | 158 | 180 | 41.8 | 6.6 | 61 | 82 | 93.1 | 18.4 | 3.4 | 36 | | | 1.2 <sup>(12)</sup> | 16.2 | 191 | 383 | 35 | 6.2 | 65 | 120 | 240 | 17.8 | 3 | 43 | 1/7/2015 Table 1. Recommended Parameters For Common Output Voltages (continued) | Small Solution Size(C <sub>IN</sub> =10μF,<br>C <sub>OUT</sub> =22μF/0805/16V) | | | | | | | Low \ | / <sub>OUT</sub> Rip | ple(C <sub>IN</sub> =/<br>IF/0805/1 | 10μF, | | | |--------------------------------------------------------------------------------|----------------------|--------------------------|------------|------------|----------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------|----------------------|-------------------------------------|----------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------| | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | R <sub>AAM</sub><br>(kΩ) | R1<br>(kΩ) | R2<br>(kΩ) | V <sub>OUT</sub><br>PFM<br>Ripple<br>(mV) <sup>(9)</sup> | V <sub>OUT</sub><br>PWM<br>Ripple<br>(mV) <sup>(10)</sup> | Load<br>Transient<br>(mV) <sup>(11)</sup> | R1<br>(kΩ) | R2<br>(kΩ) | V <sub>OUT</sub><br>PFM<br>Ripple<br>(mV) <sup>(9)</sup> | V <sub>OUT</sub><br>PWM<br>Ripple<br>(mV) <sup>(10)</sup> | Load<br>Transient<br>(mV) <sup>(11)</sup> | | | 5 | 60.4 | 100 | 19.1 | 39.4 | 13.2 | 91 | 34 | 6.49 | 17.8 | 6.2 | 57 | | | 3.3 | 48.7 | 75 | 24 | 27.8 | 8.4 | 59 | 40.2 | 12.7 | 12.8 | 4.8 | 41 | | | 2.5 | 41.2 | 102 | 47.5 | 43.4 | 8.2 | 63 | 62 | 29.4 | 21.4 | 4 | 45 | | 10 | 1.8 | 31.6 | 102 | 82 | 37 | 7.2 | 53 | 75 | 59 | 21.6 | 3.6 | 42 | | | 1.5 | 27.4 | 120 | 137 | 40.2 | 6 | 54 | 75 | 84.5 | 18.2 | 3.2 | 41 | | | 1.2 <sup>(12)</sup> | 22.6 | 191 | 383 | 38.6 | 5.4 | 70 | 82 | 162 | 19.8 | 2.8 | 37 | | | 1 <sup>(12)</sup> | 18.7 | 191 | 750 | 36.6 | 4.8 | 68 | 120 | 470 | 19.2 | 2.6 | 46 | | | 5 | 73.2 | 100 | 19.1 | 39.6 | 9.2 | 88 | 34 | 6.49 | 21.4 | 5 | 58 | | | 3.3 | 62 | 75 | 24 | 37.4 | 7.6 | 58 | 40.2 | 12.7 | 26.4 | 3.8 | 42 | | | 2.5 | 51 | 102 | 47.5 | 40.6 | 7 | 64 | 62 | 29.4 | 21.6 | 3.4 | 46 | | 8 | 1.8 | 38.3 | 102 | 82 | 36.6 | 6.4 | 56 | 75 | 59 | 21.4 | 3 | 45 | | | 1.5 | 34 | 120 | 137 | 33.8 | 5.4 | 57 | 75 | 84.5 | 20.6 | 2.8 | 41 | | | 1.2 <sup>(12)</sup> | 29.4 | 158 | 316 | 33.4 | 5 | 67 | 82 | 162 | 18.2 | 2.6 | 40 | | | 1 <sup>(12)</sup> | 23.7 | 158 | 620 | 30.6 | 4.6 | 63 | 100 | 402 | 17.4 | 2.2 | 44 | | | 3.3 | 82.5 | 75 | 24 | 27.8 | 6 | 57 | 40.2 | 12.7 | 13.6 | 3.4 | 41 | | | 2.5 | 69.8 | 102 | 47.5 | 36.6 | 5.8 | 62 | 62 | 29.4 | 20 | 3.2 | 46 | | 5 | 1.8 | 52.3 | 102 | 82 | 32.6 | 5.2 | 57 | 75 | 59 | 18.8 | 2.8 | 47 | | 3 | 1.5 | 45.3 | 120 | 137 | 28.6 | 5 | 61 | 75 | 84.5 | 17 | 2.4 | 44 | | | 1.2 <sup>(12)</sup> | 41.2 | 120 | 237 | 30.6 | 4.6 | 60 | 82 | 162 | 18.6 | 2.2 | 44 | | | 1 <sup>(12)</sup> | 36.5 | 120 | 470 | 27 | 4.4 | 56 | 82 | 324 | 17 | 2 | 40 | #### Notes: Normally, it is recommended to set output voltage from 0.8V to 5.5V. However, it can be set larger than 5.5V. In this case, the output-voltage ripple is larger due to a larger inductor-ripple current. An additional output capacitor is needed to reduce the output-ripple voltage. If output voltage is high, heat dissipation becomes more important. Please refer to the "PCB Layout Guidelines" section on page 19 to achieve better thermal performance. #### **Selecting the Input Capacitor** The input current to the step-down converter is discontinuous, and therefore requires a capacitor to supply the AC current while maintaining the DC input voltage. Use low ESR capacitors for improved performance. Use ceramic capacitors with X5R or X7R dielectrics for optimum results because of their low ESR and small temperature coefficients. For most applications, use a 10µF capacitor. <sup>9)</sup> V<sub>OUT</sub> PFM ripple is tested when Io=0A, for those specs noted (12), the ripple is tested when Io=1mA. <sup>10)</sup> V<sub>OUT</sub> PWM ripple is tested when Io=1.2A. <sup>11)</sup> Load transient from 0.6A to 1.2A, slew rate =0.8A/us. <sup>12)</sup> In these specs, BST operation current will charge the output voltage higher than the setting value when there is completely no load, due to a large divider resistor value. A 10µA load current can pull the output voltage to a normal regulation level. Since C1 absorbs the input-switching current, it requires an adequate ripple-current rating. The RMS current in the input capacitor is estimated by: $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ The worst case condition occurs at $V_{IN} = 2V_{OUT}$ , where: $$I_{C1} = \frac{I_{LOAD}}{2}$$ For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. 0.1µF) placed as close to the IC as possible. When using ceramic capacitors, make sure they have enough capacitance to provide sufficient charge in order to prevent excessive voltage ripple at input. The input-voltage ripple caused by capacitance can be estimated as: $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{S} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ #### **Setting the AAM Voltage** The AAM voltage is used to set the transition point from AAM to CCM. AAM voltage should be chosen to provide the best combination of efficiency, stability, ripple, and transient. If the AAM voltage is set lower than the recommended value, then stability and ripple improve, however, efficiency during AAM mode and transient degrades. Likewise, if the AAM voltage is set higher than the recommended value, then the efficiency during AAM and transient improves, with stability and ripple degrading. Therefore calculate the optimal balance point of AAM voltage for good efficiency, stability, ripple, and transient. Adjust the AAM threshold by connecting a resistor from AAM to ground (see Figure 8). An internal 6.2µA current source charges the external resistor. Figure 8. AAM Network Generally, R4 is then given by: $$V_{AAM}=R4 \times 6.2 \mu A$$ Refer to Figure 9 when setting the AAM resistor. Figure 9. Recommended AAM Resistor Selection Selecting the Output Capacitor The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low ESR electrolytic capacitors. For best results, use low ESR capacitors to keep the output-voltage ripple low. The output-voltage ripple is estimated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$ Where $L_1$ is the inductor value, $R_{ESR}$ is the equivalent series resistance (ESR) value of the output capacitor, and $L_1$ =1 $\mu$ H. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency; the capacitance causes the majority of the output-voltage ripple. For simplification, the output-voltage ripple can be estimated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times {f_{\text{S}}}^2 \times L_{_{1}} \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated as: $$\Delta V_{\text{out}} = \frac{V_{\text{out}}}{f_{\text{s}} \times L_{1}} \times \left(1 - \frac{V_{\text{out}}}{V_{\text{in}}}\right) \times R_{\text{esr}}$$ The characteristics of the output capacitor affect the stability of the regulation system. The MPM3610 internal compensation is optimized for a wide range of capacitance and ESR values. ## PCB Layout Guidelines (13) Efficient PCB layout is critical to achieve stable operation, particularly for input capacitor placement. For best results, refer to Figure 10 and follow the guidelines below: - 1. Use large ground plane to connect directly to PGND. If the bottom layer is ground plane, add vias near PGND. - The high-current paths (PGND, IN, and OUT) should have short, direct, and wide traces. Place the ceramic input capacitor close to IN and PGND. Keep the input capacitor and IN connection as short and wide as possible. - 3. Place the external feedback resistors next to FB. - 4. Keep the feedback network away from the switching node. #### Notes: The recommended layout is based on the "Typical Application Circuits" on pages 21-23. **Top Layer** **Bottom Layer** Figure 10. Recommended PCB Layout #### **Design Example** Table 2 below is a design example following the application guidelines for the specifications: Table 2. Design Example | V <sub>IN</sub> | 12V | |------------------|------| | V <sub>out</sub> | 3.3V | | lo | 1.2A | The detailed application schematic is shown in Figure 12. The typical performance and circuit waveforms have been shown in the "Typical Performance Characteristics" section. For more device applications, please refer to the related evaluation board datasheets. # TYPICAL APPLICATION CIRCUITS (14)(15) Figure 11. V<sub>OUT</sub>=5V, I<sub>OUT</sub>=1.2A Figure 12. V<sub>OUT</sub>=3.3V, I<sub>OUT</sub>=1.2A Figure 13. V<sub>OUT</sub>=2.5V, I<sub>OUT</sub>=1.2A 1/7/2015 # **TYPICAL APPLICATION CIRCUITS** (continued) Figure 14. V<sub>OUT</sub>=1.8V, I<sub>OUT</sub>=1.2A Figure 15. V<sub>OUT</sub>=1.5V, I<sub>OUT</sub>=1.2A Figure 16. V<sub>OUT</sub>=1.2V, I<sub>OUT</sub>=1.2A # TYPICAL APPLICATION CIRCUITS (Continued) Figure 17. V<sub>OUT</sub>=1V, I<sub>OUT</sub>=1.2A #### Notes: - 14) In 12V<sub>IN</sub> to 1V<sub>OUT</sub> application conditions, the HS-FET's on-time is close to the minimum on-time; although the SW may have a little jitter, the output-voltage ripple is smaller than 15mV in PWM mode. - 15) In $12V_{IN}$ to 1.5/1.2/1 $V_{OUT}$ application conditions, the BST operation current will charge the output voltage higher than the setting value when there is completely no load, due to a large divider resistor value. A $10\mu$ A load current can pull the output voltage to a normal regulation level. #### PACKAGE INFORMATION #### QFN-20 (3mmx5mmx1.6mm) **BOTTOM VIEW** SIDE VIEW NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. 2) SHADED AREA IS THE KEEP-OUT ZONE. ANY PCB METAL TRACE AND VIA ARE NOT ALLOWED TO CONNECT TO THIS AREA ELECTRICALLY OR MECHANICALLY. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.